Details

Digital VLSI Design with Verilog


Digital VLSI Design with Verilog

A Textbook from Silicon Valley Technical Institute

von: John Williams, Don Thomas

117,69 €

Verlag: Springer
Format: PDF
Veröffentl.: 06.06.2008
ISBN/EAN: 9781402084461
Sprache: englisch
Anzahl Seiten: 436

Dieses eBook enthält ein Wasserzeichen.

Beschreibungen

Verilog and its usage has come a long way since its original invention in the mid-80s by Phil Moorby. At the time the average design size was around ten thousand gates, and simulation to validate the design was its primary usage. But between then and now designs have increased dramatically in size, and automatic logic synthesis from RTL has become the standard design ?ow for most design. Indeed, the language has evolved and been re-standardized too. Overtheyears,manybookshavebeenwrittenaboutVerilog.Myown,coauthored with Phil Moorby, had the goal of de?ning the language and its usage, providing - amples along the way. It has been updated with ?ve new editions as the language and its usage evolved. However this new book takes a very different and unique view; that of the designer. John Michael Williams has a long history of working and teaching in the ?eld of IC and ASIC design. He brings an indepth presentation of Verilog and how to use it with logic synthesis tools; no other Verilog book has dealt with this topic as deeply as he has. If you need to learn Verilog and get up to speed quickly to use it for synthesis, this book is for you. It is sectioned around a set of lessons including presentation and explanation of new concepts and approaches to design, along with lab sessions.
Week 1 Class 1.- Week 1 Class 2.- Week 2 Class 1.- Week 2 Class 2.- Week 3 Class 1.- Week 3 Class 2.- Week 4 Class 1.- Week 4 Class 2.- Week 5 Class 1.- Week 5 Class 2.- Week 6 Class 1.- Week 6 Class 2.- Week 7 Class 1.- Week 7 Class 2.- Week 8 Class 1.- Week 8 Class 2.- Week 9 Class 1.- Week 9 Class 2.- Week 10 Class 1.- Week 10 Class 2.- Week 11 Class 1.- Week 11 Class 2.- Week 12 Class 1.- Week 12 Class 2.
<p>This unique textbook is structured as a step-by-step course of study along the lines of a VLSI IC design project.<br>In a nominal schedule of 12 weeks, two days and about 10 hours per week, the entire verilog language is presented, from the basics to everything necessary for synthesis of an entire 70,000 transistor, full-duplex serializer - deserializer, including synthesizable PLLs.<br>Digital VLSI Design With Verilog is all an engineer needs for in-depth understanding of the verilog language: Syntax, synthesis semantics, simulation, and test. For a reader with access to appropriate electronic design tools, all solutions can be developed, simulated, and synthesized as described in the book.<br>A partial list of design topics includes design partitioning, hierarchy decomposition, safe coding styles, back-annotation, wrapper modules, concurrency, race conditions, assertion-based verification, clock synchronization, and design for test.<br>Coverage of specific devices includes basic discussion and exercises on flip-flops, latches, combinational logic, muxes, counters, shift-registers, decoders, state machines, memories (including parity and ECC), FIFOs, and PLLs. Verilog specify blocks, with their path delays and timing checks, also are covered.</p>
Covers the entire verilog language Includes a multiple-lab project in development of a large serialization device Uses simulation examples to teach the writing of code for correct netlist synthesis Shows the use of assertions for the verilog and design-for-test methodology for the hardware

Diese Produkte könnten Sie auch interessieren:

Ground Penetrating Radar
Ground Penetrating Radar
von: Mohammed Serhir, Dominique Lesselier
EPUB ebook
142,99 €
Computational Imaging for Scene Understanding
Computational Imaging for Scene Understanding
von: Takuya Funatomi, Takahiro Okabe
EPUB ebook
142,99 €